GENERAL DEscriptION
The 74AHC595 is a high-speed Si-gate CMOS device. The device is an 8-bit serial-in/serial-out or parallel-out shift register with output latches.
This device features a serial input and a serial standard output for cascading. All the 8 shift register stages have the asynchronous reset function when active low. When OE is held low, the data in storage register will appear at the output. When OE is held high, all outputs except Q7S are in high-impedance state.
Both the shift register and storage register have separate clocks. The shift register clock (SHCP) is positive-edge triggered. Data is shifted on the positive-going transitions of the SHCP. The storage register clock (STCP) is also positive-edge triggered. The data in each register is transferred to the storage register on a positive-going transition of the STCP. If the SHCP and STCP are connected together, the shift register is always one clock pulse ahead of the storage register.
FEATURES
2.0V to 5.5V Wide Operating Voltage Range
Inputs Accept Voltages Higher than the Supply Voltage
All Inputs with Schmitt-Trigger Action
Balanced Propagation Delays
Operate with CMOS Input Level
-40℃ to +125℃ Operating Temperature Range
Available in Green TSSOP-16 and SOIC-16 Packages
APPLICATIONS
Remote Control Holding Register
Serial-to-Parallel Data Conversion